| Issue | Question                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Answer                                                                                                                                  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 1     | What is voltage rating of the Galvanic Isolation of RTM_IO_X?                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                         |
|       | • Between tracks on the same pair.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | no galvanic isolation                                                                                                                   |
|       | • Between pairs on the same "Double-pair" (Pair-<br>AB)                                                                                                                                                                                                                                                                                                                                                                                                                                                               | each pair shielded with groundShielding for RTM<br>File:/C:\Users\Alvaro\AppData\Local\Temp\msc<br>Shielding for pair A and B channel 1 |
|       | · Between "Double pairs"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (700Vdc)<br>File:/C:\Users\Alvaro\AppData\Local\Temp\mso<br>Shielding for pair A and B channel 2<br>[OK]                                |
| 1a    | <b>Shielding:</b> Shielding is possible on board traces, BUT will NOT EXTEND to the connectors area. Is this acceptable?                                                                                                                                                                                                                                                                                                                                                                                              | Yes<br>[OK]                                                                                                                             |
| 1b    | Galvanic Isolation (1):(Example) On 6469169-1<br>connector the pin-to-pin distance is 2.5mm (between<br>different "double pairs"). Assuming a 1mm "pad"<br>diameter (as specified in connector data sheet) leaves<br>1.5 mm for passing ONE pair of signals (not shielded-<br>see 1a), <u>BUT that should have 700Vdc Isolation</u> . Is<br>this acceptable? (Note: Assumed tracks are routed in<br>internal layers)<br>Other connectors may have similar problems.<br>Minimum clearance trough FR4 should be stated. | Yes please ignore the 700Vdc spec and try to do t<br>[OK]                                                                               |
| 1c    | <b>Galvanic Isolation (2):</b> What is the minimum clearance on free-air for 700Vdc? (this directly relates with 8 and 8a)                                                                                                                                                                                                                                                                                                                                                                                            | Please ignore the 700Vdc spec and route galvanic<br>maximum distance between them<br>[OK]                                               |

| 2  | What is the voltage/current rating of each<br>RTM_IO_X? (Or what is the minimum required track<br>width?)                                                                                                                                                                                                                                                                                                                                                                                           | Analogue differential pairs up to +/- 50V and trac<br>width for the required impedance, see below<br>[OK]                                                                                                                                                                                              |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2a | <b>Voltage and current rating</b> : Assuming 100V<br>maximum voltage across a 100 ohm impedance, gives<br>1A current rating. For internal layers (with 2oz) this<br>gives trace widths greater than <b>390µm</b> . 100 $\Omega$<br>differential impedance is not achievable (requires<br>about 1mm dielectric thickness). Change<br>specifications for achievable conditions. (see 3a)                                                                                                              | Yes decrease the 100V maximum voltage<br>[OK]                                                                                                                                                                                                                                                          |
| 3  | An RTM_IO_X pair is a differential pair? If yes, what should be their impedance (and other relevant characteristics)?                                                                                                                                                                                                                                                                                                                                                                               | 100 Ohms differential pair impedance with best n<br>[OK]                                                                                                                                                                                                                                               |
| 3a | Assuming a 100 $\Omega$ target <u>differential impedance</u><br>( $\varepsilon_r$ =4.2; Trace width= 150µm; Fr4Thick=300µm<br>(symmetric); Separation=215µm; 2oz):<br>· Simulator #1<br>( <u>http://www.skottanselektronik.com/</u> ):<br>Z <sub>diff</sub> =100 $\Omega$ / Z <sub>0</sub> =60 $\Omega$<br>· Simulator #2 Polar Instruments:<br>Z <sub>diff</sub> =88 $\Omega$ (No Z <sub>0</sub> calculated)<br>What should be the actual values?<br>(Please check 2a for voltage/current ratings) | 100 Ohms +/- 15 Ohms<br>(Request validation of final Impedance when avai<br>Considering the current settings for stacking and<br>91.71 $\Omega$ (calculated by Polar (does not include side<br>impedance).<br>Settings(µm): H <sub>1</sub> =180; H <sub>2</sub> =200; T <sub>Thick</sub> =17.5 (1/2 oz |
| 4  | Can a Pair-AB share the shielding Ground? (If<br>possible detail shielding requirements: side track<br>width, adjacent layer oversize track, required<br>stitching vias, etc.)?                                                                                                                                                                                                                                                                                                                     | Yes [they can share Ground]. Probably no stitchin<br>pairs only for RTM_DIO_X<br>[OK]                                                                                                                                                                                                                  |
| 5  | RTM is considered a "Backplane" for z-pack-2<br>Definitions? (Should backplane pinout be<br>considered?)                                                                                                                                                                                                                                                                                                                                                                                            | yes is a backplane and the footprint has a backpla<br>[OK]                                                                                                                                                                                                                                             |
| 6  | In ARTM power supply connector is in the TOP. This<br>is not in the agreement of the requested layout<br>drawing and conflicts with the pinout which may                                                                                                                                                                                                                                                                                                                                            | The power connector is to be below the z-pack-2<br>RTM_IO_X pairs with power and RTM-DIO-X pairs                                                                                                                                                                                                       |

|    | require digital signals crossing IO signals. Is this to be<br>maintained?<br>Request for connector positioning coordinates (See<br>13 for important information).                                                                                                                                                                                                                            | To be defined(Issue clarified)[OK]                                                                                                                                                  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6a | <ul> <li>Required the following information:</li> <li>1. Form factor (or changes relative to standard)</li> <li>2. Definition of positioning coordinates for power and data connectors (data connector assumed "packed").</li> </ul>                                                                                                                                                         | To be defined<br>1 – Still open. The form factor is proprietary and<br>specifications. [OK]<br>2- [OK]                                                                              |
| 7  | Requested EEPROM is assumed to be connected with the specified ARTM I2C power pinout connector.                                                                                                                                                                                                                                                                                              | Yes SDA, SDL signals and the power supply is the [OK]                                                                                                                               |
| 8  | On the D-Sub50 connector each Pair-AB should be assigned ONE, TWO or Three Ground pins? This is key for the definition of isolation.                                                                                                                                                                                                                                                         | Minimum one, but the pinout, if possible, with cr<br>B pairs                                                                                                                        |
| 8a | Comment: This question was not intended to refer to<br>crosstalk, <u>but to Galvanic Isolation</u> . IF Clearance (on<br>connector – trough air) can be considered only pin-<br>to-pin then three grounds can be used to improve<br>crosstalk. IF clearance requires more than pin-to-pin<br>spacing (AND intermediate floating pin is acceptable)<br>then less ground signals must be used. | Pin-to-pin (2.54mm)                                                                                                                                                                 |
| 9  | An RTM_DIO_X pair is a differential pair? If yes, what<br>should be their impedance (and other relevant<br>characteristics)?                                                                                                                                                                                                                                                                 | 100 Ohms differential pair impedance with best n<br>Shielding for RTM_DIO pairs<br>File:/C:\Users\Alvaro\AppData\Local\Temp\mso<br>(Request validation of final Impedance when avai |
| 9a | See 3a (no voltage rating concerns).                                                                                                                                                                                                                                                                                                                                                         | [ок]                                                                                                                                                                                |
| 10 | What should be the name of the board?                                                                                                                                                                                                                                                                                                                                                        | ATCA-IO-PROCESSOR_RTM<br>[OK]                                                                                                                                                       |

| 11  | What is the deadline?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                          | Assembled early September<br>(Waiting for holiday scheduling)                                                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | Confirm that RTM con<br>(http://www.te.com/<br>2065769-1?RQPN=206                                                                                                                                                                                                                                                                                                                                                                                                                                                         | nnector is <b>2065769-1</b><br><u>catalog/pn/en/</u><br>5769-1)                          | Connector to be used: 6469169-1.<br>( <u>http://www.te.com/catalog/pn/en/6469169-1</u> )<br>[OK]                                                                                      |
| 13  | Changing power supp<br>in the RTM form facto<br>used? (See page 24 of                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ly connector requires changing<br>or. What is the form factor to be<br>PICMG 3.8 RC1.0f) | SEE 6a [OK]                                                                                                                                                                           |
| 14  | <ul> <li>Verify if the following DSub connectors can be used:</li> <li>Dsub-37: <u>http://search.digikey.com/scripts/</u></li> <li>DkSearch/dksus.dll?Detail&amp;name=ADF37A-KG-<br/>TAXB3-R-ND</li> <li>Dsub-50: <u>http://search.digikey.com/scripts/</u></li> <li>DkSearch/dksus.dll?Detail&amp;name=A31816-ND</li> </ul>                                                                                                                                                                                              |                                                                                          | Dsub-37 yes<br>Dsub-50 is possibly better for galvanic isolation to<br><u>files/TB_0966562x81x_BL01_R29733.pdf</u> (suggestiv<br>File:/C:\Users\Alvaro\AppData\Local\Temp\msc<br>[OK] |
| 14a | Validate the following components:·DSub-37: Digikey (ADS37A-KG-TASB5-R-ND) –Assmann Electronics (ADS37A-KG-TASB5-R).IMPORTANT: Maleconnectors WITH 2.84mm RowPitch ARE NOT on stock on main suppliers.http://search.digikey.com/scripts/DkSearch/dksus.dll?Detail&name=ADS37A-KG-TASB5-R-ND–Please advise on solution.·DSub-50: Farnell (1200491) – Harting (09 66 5627811) - http://pt.farnell.com/harting/09-66-562-7811/plug-d-pcb-r-a-50way/dp/1200491GenderMale connector, right angledTerminationturned solder pins |                                                                                          | DSub-50 ok[OK]<br>DSub-37 please use the more common 2.76mm by<br>DSub-37 Replaced: see 14b<br>[OK]                                                                                   |

|     | I                                                                                                                                                                                                                                     |                                 |                                                                                                      |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------|
|     | Shell                                                                                                                                                                                                                                 | tinned metal shell with dimples |                                                                                                      |
|     | Number of contacts                                                                                                                                                                                                                    | 50                              |                                                                                                      |
|     | Row pitch                                                                                                                                                                                                                             | Row separation 2.54 mm          |                                                                                                      |
|     | Board fixing                                                                                                                                                                                                                          | with snap-in-clips              |                                                                                                      |
|     | Grounding                                                                                                                                                                                                                             | with grounding board locks      |                                                                                                      |
|     | Flange                                                                                                                                                                                                                                | M 3                             |                                                                                                      |
|     | Performance<br>level                                                                                                                                                                                                                  | Performance level 3             |                                                                                                      |
|     | Material                                                                                                                                                                                                                              | РВТР                            |                                                                                                      |
|     | Termination                                                                                                                                                                                                                           | turned solder pins              |                                                                                                      |
| 14b | Validate following:<br>• DSub-37: Farnel (1097067) – Harting (9 65 462<br>6812). <u>http://pt.farnell.com/harting/</u><br><u>09-65-462-6812/plug-d-pcb-r-a-37way/dp/</u><br><u>1097067</u> (250 mating cycles)                        |                                 | yes<br>[OK]                                                                                          |
| 15  | Changes in ARTM standard have changed the power<br>connector pin assignment. What should be the<br>procedure?                                                                                                                         |                                 | Pinout:<br>File:/C:\Users\Alvaro\AppData\Local\Temp\mso<br>[OK]                                      |
| 16  | <b>6469169-1 PCB Design issue:</b> On " <i>Application</i><br><i>Specification 114-13059</i> " (ENG_SS_114-13059_K), Figure<br>3, seems that the Diameter of PCB holes is 0.05mm<br>(which is clearly too small). In figure 4 (of the |                                 | Very strange the hole diameter<br>Please use oval pads 1mm major dimension<br>Au finish on all board |

|     | <ul> <li>document) is presented the detailed specifications of the PCB Hole. The following questions/comments:</li> <li>Assume that Figure 4 has the correct values.</li> <li>In Allegro what should be the dimensions (considering the design)?</li> <li>Drill Diameter: 0.675-0.725</li> <li>Top/Bottom: 1mm</li> <li>Inner?</li> <li>What finish should be used (For HM_Zd Au finish is not specified).</li> </ul>                                                                                                                                             | The hole dimensioning was assumed to be correct<br>Specification – figure 4).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16a | Since connector is to be soldered (instead of seated),<br>is required to increase the size of holes in the PCB<br>footprint. Current drill is 0,7mm (in-line with<br>specified). What should be the oversize hole?                                                                                                                                                                                                                                                                                                                                                | Holes have been set with the same characteristics<br>connector is to be soldered.<br>[OK]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 17  | <ul> <li>Check how many and type of signals implemented in the board.</li> <li>1. In DSub-37 pin assignment appear two sets of eight pairs (total of 16 pairs) named</li> <li>a. CH? src: Assumed Channel Source acronym.</li> <li>b. CH? +/-: Assumed Channel Sink acronym.</li> <li>2. In Schematic template sent appear <u>SIX</u> pairs named RTM_DIO_?_P/N: Assumed Input/output digital signals.</li> <li>3. Each DSub-50 connectors is said to have SIX pairs of Analogue signals (total of 24 pairs). This is in line with schematic template.</li> </ul> | <ul> <li>1a) src (screen) is the respective channel ground</li> <li>2a) 8 differential channels [OK]</li> <li>2) Connect the six pairs to channel 1 up to 6 of DS Unconnected)</li> <li>3) Each DSub-50 has 16 pairs (channels) the total sector of the sector</li></ul> |
| 17a | Undefined/incorrect connection between DSub-37<br>and RTM connector. In template schematic ALL<br>grounds in the RTM connector (refereeing to digital<br>signals) are connected to GND. If scr is a by-channel<br>ground then they are to be splitted?                                                                                                                                                                                                                                                                                                            | No need to split. The DSub-37 pinout is the JET pi<br>use and is prepared to allow galvanic isolation. In<br>galvanically isolated and share the same ground.<br>to the common digital GND plane. [OK]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| 18 | <ul> <li>ARTM Standard Compliance: Despite non-compliance of board regarding (some) physical layout, does electrical and logical compliance is to be maintained?</li> <li>Pull-up on ENABLE#.</li> <li>Schottky diode t Ground in PS#.</li> <li>Pull-ups on SDA and SCL lines of I2C.</li> <li>Key alignments should be put in place.</li> </ul> | <ul> <li>Pull-up on ENABLE#. No, leave unconnected</li> <li>Schottky diode t Ground in PS#. yes</li> <li>Pull-ups on SDA and SCL lines of I2C. No</li> <li>Key alignments should be put in place. Yes</li> </ul> |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 | <ul> <li>The EEPROM to be included (24LC014H) complies with the following:</li> <li>Address: 0b000</li> <li>Write Protection: Disabled (0b0)?</li> <li>Power Supply: connect to 3.3V or 3.3V_MGMT?</li> </ul>                                                                                                                                    | <ul> <li>Address: 0b000 [OK]</li> <li>Write Protection: Disabled (0b0)? If possible [OK]</li> <li>Power Supply: 3.3_MGMT [OK]</li> </ul>                                                                         |
| 20 | Please add the 2.5V and 3.3V to the DSub-37<br>connector pins 36 and 37 respectively. Same ground<br>plane as DIO signals.                                                                                                                                                                                                                       | Implementation done [OK]                                                                                                                                                                                         |
| 21 | Confirm that PCB holes for SP7KH4M0BS0A1 are to be set to 0.8mm                                                                                                                                                                                                                                                                                  | Yes 0.8mm[OK]                                                                                                                                                                                                    |
| 22 | Confirm that RTM key alignment components are the<br>following:<br>• K1: 1469374-1 ( <u>http://www.te.com/catalog/pn/<br/>en/1469374-1?RQPN=1469374-1</u> )<br>• K2: 1-1469372-1 ( <u>http://www.te.com/catalog/<br/>products/en?q=1-1469372-1</u> )<br>(Note: The footprint was changed to have five Holes.)                                    | K1 yes[OK]<br>K2 yes, attention shift footprint 9.8 mm to the rig<br>connectors PCB edge (please ignore the standard<br>is not standard see 6a))<br>[OK]                                                         |
| 23 | Change top-left corner to 45° for better guide insertion.                                                                                                                                                                                                                                                                                        | [ок]                                                                                                                                                                                                             |
| 24 | Add conformal coat on stack.                                                                                                                                                                                                                                                                                                                     | • Unable to ADD Conformal Coat on Bottom La<br>add layers between copper and Air on bottom lay                                                                                                                   |

|    |                                                   | • Adding conformal coat on above TOP layer i added. Material is not available; it must be added what path to follow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25 | Add stitching vias on digital differential pairs. | [ок]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 25 | Check D-37/50 positioning.                        | <ul> <li>Considering the following:</li> <li>1. RTM dimensioning (as Fig.2-19) of PICMG3.0 H of PICMG 3.8, RC1.0f.</li> <li>2. RTM test dimensions presented on PICMG 3.8 distance to the rear-panel.</li> <li>3. The Db-37 and Db-50 Data Sheets.</li> <li>4. Current position of Dsub-pin closer to PCB-ed o Db-37: 8.3mm</li> <li>o Db-50: 8.53mm</li> <li>It follows that: <ul> <li>a) Board width (at lower area) is 68mm.</li> <li>b) Distance from board edge to rear panel is 4.5-c) Distance from DSub pin (closer to edge) to m This means that distance from connectors to rear</li> <li>Db-37: 4.54 - (10.4-8.3)= 2.44mm</li> </ul> </li> </ul> |
|    |                                                   | <ul> <li>Db-50: 4.54 - (10.4-8.53)= 2.67mm</li> <li>Please verify is assumptions are correct.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |